상세검색
최근 검색어 전체 삭제
다국어입력
즐겨찾기0
학술저널

Improving Performance and Routability Estimation in Deep-submicron Placement

  • 한국정보과학회
  • Journal of electrical engineering and information science
  • 제3권 3호
  • 1998.06
    292 - 299 (8 pages)
커버이미지 없음

Placement of multiple dies on an MCM or high-performance VLSI substrate is a non-trivial task in which multiple criteria need to be considered simultaneously to obtain a true multi-objective optimization. Unfortunately, the exact physical attribures of a design are not known in the placement step until the entire design process in carried out. When the performance issues are considered, crosstalk noise constraints in the form of net separation and via constraint become important. In this paper, for better performance and wirability estimation during placement for MCMs, several performance constraints are taken into account simultaneously. A graph-based wirability estimation along with the Genetic placement optimization technique is proposed to minimize crosstalk, crossings, wirelength and the number of layers. Our work is significant it is the first attempt at bringing the crosstalk and other performance issues into the placement domain.

(0)

(0)

로딩중