상세검색
최근 검색어 전체 삭제
다국어입력
즐겨찾기0
학술저널

수율향상을 위한 반도체 EDS공정에서의 불량유형 자동분류

Automatic Classification of Failure Patterns in Semiconductor EDS Test for Yield Improvement

  • 108
155722.jpg

In the semiconductor manufacturing, yield enhancement is an urgent issue. It is ideal to prevent all the failures. However, when a failure occurs, it is important to quickly specify the cause stage and take countermeasure. Reviewing wafer level and composite lot level yield patterns has always been an effective way of identifying yield inhibitors and driving process improvement. This process is very time consuming and as such generally occurs only when the overall yield of a device has dropped significantly enough to warrant investigation. The automatic method of failure pattern extraction from fail bit map provides reduced time to analysis and facilitates yield enhancement. The automatic method of failure pattern extraction from fail bit map provides reduced time to analysis and facilitates yield enhancement. This paper describes the techniques to automatically classifies a failure pattern using a fail bit map.

1. 서론

2. EDS 공정 및 불량 분석

3. 웨이퍼 불량 유형 정의

4. 웨이퍼 불량 유형 분류를 위한 Suppor Vector Machine

5. 실험환경 및 결과

6. 결론

참고문헌

(0)

(0)

로딩중