Implementation of a High Performance XOR-XNOR Circuit
- 한국전자통신학회
- 한국전자통신학회 논문지
- 제17권 제2호
-
2022.04351 - 356 (6 pages)
-
DOI : 10.13067/JKIECS.2022.17.2.351
- 30

The parity function can be implemented with XOR (exclusive-OR) and XNOR (exclusive NOR) circuit. In this paper we propose a high performance XOR-XNOR circuit. The proposed circuitreduced the internal load capacitance on critical path and implemented with 8 transistors. The circuit produces a perfect output signals for all input combinations. Compared with the previous circuits, the proposed circuit presents the improved characteristics in average propagation delay time, power dissipation, power-delay product (PDP), and energy-delay-product (EDP). The proposed circuits are implemented with standard CMOS 0.18um technology. Computer simulations using SPICE show that the proposed circuit realizes the expected logic functions and achieves a reasonable performance.
Ⅰ. Introduction
Ⅱ. Previous works
Ⅲ. Proposed circuits
Ⅳ. Simulation results
Ⅴ. Conclusion
(0)
(0)