국가지식-학술정보
Analog Delay Locked Loop with Wide Locking Range
Analog Delay Locked Loop with Wide Locking Range
- 대한전자공학회
- JSTS:Journal of Semiconductor Technology and Science
- Vol.1 No.3
-
2001.01193 - 196 (4 pages)
- 0
커버이미지 없음
For wide locking range, an analog delay locked loop (DLL) was designed with the selective phase inversion scheme and the variable number of delay elements. The number of delay elements was determined adaptively depending on the clock cycle time. During the analog fine locking stage, a self-initializing 3-state phase detector was used to avoid the initial state problem associated with the conventional 3-state phase detector. With these schemes, the locking range of analog DLL was increased by four times compared to the conventional scheme according to the simulation results.
(0)
(0)